Skip to main content
Szukaj ofert

Staff PDK Development Engineer - Physical Verification Runset

Pulau Pinang, Malezja Identyfikator oferty JR0270234 Kategoria Silicon Hardware Engineering Tryb pracy Hybrydowy Poziom doświadczenia Doświadczony Wymiar etatu Praca na pełny etat
Aplikuj

Job Description


This position is within the Design Technology Platform (DTP) organization of Technology Development. At Intel, Design Technology Platform and Enablement is one of the key pillars enabling Intel to deliver winning products in the marketplace. Your work will directly enable design teams to get to market faster with leadership products on innovative technologies.

As part of the Design Technology Platform / Process Design Kit (PDK) group, you will join a highly motivated team of talented engineers solving challenging technical problems, enabling PDKs for Intel's most advanced process technologies, and drive PDKs towards industry standard methods and ease of use for the end customers.

In this role you will be the experienced technical contributor in developing advanced PDK physical verification solution on Intel's process technologies, including but not limited to:


(i) Complete breadth coverage across multiple EDA physical verification platforms (Siemens Calibre, Synopsys ICV and Cadence Pegasus).


(ii) Continuous advancement of holistic physical verification methodology and solution.


(iii) Develop and implement quality assurance workflow in physical verification runset development.


(iv) Develop automation supporting runset development.

Candidate will work with technology specification owners and validation teams in a coordinated fashion to ensure a high-quality solution. Interaction with Process Development Teams, and EDA vendors is expected on a frequent basis in order enable production level verification solutions.

#designenablement


Qualifications


Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications:

  • Candidate must possess a BS degree with 5+ years of experience or MS degree with 4+ years of experience or PhD degree with 3+ years of experience in Electronics Engineering, Electrical Engineering and Computer Engineering or related field.


3+ years of experience in the following:

  • DRC/LVS/Antenna/Fill runset development in Calibre-SVRF, ICV-PXL, or Pegasus language.
  • Develop and implement physical verification runset QA workflow, including testcases development.
  • Scripting in Python, PERL or TCL.



Preferred Qualifications:

3+ years of experience in the following:

  • PDK development.
  • IC physical design, layout, and verification flows.
  • Experienced in PERC verification development.
  • Knowledge and understanding in advanced process nodes layout design rules implementation.
  • C++ based EDA tool/software development.
  • Knowledge of IC manufacturing process flows.
  • Exposure to CAD/CAE environments involving circuit simulation, physical verification, parasitic extraction, P2P resistance/current density analysis and net listing tools.
  • Software development practices such as Agile and Test Driven Development.

Inside this Business Group


As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support.  Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.


Posting Statement


All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits


We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.


Working Model


This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
Aplikuj
Maggie, Offensive Security Researcher

Maggie Offensive Security Researcher

Zawsze chciałam robić coś, co będzie zmieniać świat — w firmie Intel czuję się doceniona i nabrałam większej pewności siebie. Czuję, że jestem w stanie robić wspaniałe rzeczy.
  • Security Software Validation Team Manager Gdańsk, Polska Aplikuj teraz
  • Platform Hardware Design Engineering Manager Hajfa, Izrael Aplikuj teraz
  • Corporate People Movement (CPM) GER Business Analyst Gdańsk, Polska Aplikuj teraz
Zobacz wszystkie oferty pracy

Nie masz jeszcze ostatnio wyświetlanych ofert pracy.

Zobacz wszystkie oferty pracy

Nie masz jeszcze zapisanych ofert pracy.

Zobacz wszystkie oferty pracy

Dołącz do naszej Społeczności Talentów

Bądź pierwszą osobą, która dowie się o tym, co dzieje się w Intelu! Zapisz się, by otrzymywać najnowsze wiadomości i aktualizacje.

Zapisz się