Skip to main content
搜尋工作

IP Design Verification Engineer

班加羅爾, 卡纳塔克邦, 印度 職位 ID JR0271457 職位類別 Silicon Hardware Engineering 工作模式 Hybrid 經驗級別 Experienced 工时类型 全職
申請

Job Description


IP Verification Engineer: Performs functional verification of IP logic to ensure design will meet specification requirements. Develops IP verification plans, test benches, and the verification environment to ensure coverage to confirm to microarchitecture specifications. Executes verification plans and defines and runs system simulation models to verify the design, analyze power and timing, and uncover bugs. Replicates, root causes, and debugs issues in the presilicon environment. Finds and implements corrective measures to resolve failing tests. Collaborates with architects, RTL developers, and physical design teams to improve verification of complex architectural and microarchitectural features. Documents test plans and drives technical reviews of plans and proofs with design and architecture teams. Maintains and improves existing functional verification infrastructure and methodology. Participates in the definition of verification infrastructure and related TFMs needed for functional design verification.
Objectives of the position

  • Own and deliver the functional verification of Mixed Signal IPs including regression debug and Coverage closure.
  • Critical thinking on Technical issues and ability to come up with improvements in existing testbench/verification solutions.

Qualifications


Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

  • Master of Science (or a Master of Technology) degree in Electrical Engineering with more than 5 years of relevant industry experience or a Bachelor of Science (Bachelor of Technology) degree in Electrical Engineering with more than 7 years of relevant industry experience.
  • Experience: Relevant ASIC Validation experience in front end processes including verification of design blocks (IP) for system-on-chip (SoC) components.
  • Experience in system verilog, and/ OVM or UVM based verification methodologies.
  • Experience in one/more of the following areas DDR/LPDDR/HBM or any complex protocol and /or AMBA standards (AXI, APB etc.).
  • Knowledge of scripting, SVA , formal verification is added advantage
  • Experience in verification of Mixed signal IPs are plus but not mandatory.
  • Knowledge of considerations for performance, power and cost optimization is desirable.
  • Expected to be thorough with general verification concepts with System Verilog/OVM/UVM- Writing test cases,checkers and making scoreboard/infrastructure changes to the environment.
  • Ownership/coding/enhancement of functional scoreboards/agents/sequences/monitors.
  • Responsible for understanding architecture spec and deriving test cases / test plans.
  • Knowledge of working analog IP
  • Working exp on verification of PHY or  IO Interconnect is plus. – preferred not mandatory
  • Need to be a key team player, while being highly energetic and motivated, independent and self-driven (with minimal mentoring/handholding)- Expected to define functional coverage/code/hit it through sequence enhancement and newer/directed test.
  • Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.

Inside this Business Group


In the Design Engineering Group (DEG), we take pride in developing the best-in-class SOCs, Cores, and IPs that power Intel’s products. From development, to integration, validation, and manufacturing readiness, our mission is to deliver leadership products through the pursuit of Moore’s Law and groundbreaking innovations.  DEG is Intel’s engineering group, supplying silicon to business units as well as other engineering teams.  As a critical provider of all Intel products, DEG leadership has a responsibility to ensure the delivery of these products in a cost efficient and effective manner.


Posting Statement


All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits


We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.


It has come to our notice that some people have received fake job interview letters ostensibly issued by Intel, inviting them to attend interviews in Intel’s offices for various positions and further requiring them to deposit money to be eligible for the interviews. We wish to bring to your notice that these letters are not issued by Intel or any of its authorized representatives. Hiring at Intel is based purely on merit and Intel does not ask or require candidates to deposit any money. We would urge people interested in working for Intel, to apply directly at https://jobs.intel.com/ and not fall prey to unscrupulous elements.

Working Model


This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
申請
Maggie, Offensive Security Researcher

Maggie 前沿安全研究員

“我一直夢想改變世界。在英特爾,我能發揮長,並且更有自信。因此,我放眼完成壯舉。”

  • Haifa Lab technician - Student 海法, 以色列 瀏覽工作
  • Enterprise AI Technical Specialist 多個地點 瀏覽工作
  • Failure Analysis and Fault Isolation (FA/FI) Manager 鳳凰城, 亞利桑那州 瀏覽工作
瀏覽所有工作

您還沒有最近瀏覽的工作。

瀏覽所有工作

您還沒有保存的工作。

瀏覽所有工作

加入人才社區

隨時留意英特爾的最新動態!註冊訂閱我們的最新消息和更新。

註冊