Skip to main content
搜尋工作

DFT Engineer

奧斯汀, 德克萨斯州, 美国 職位 ID JR0270318 職位類別 Silicon Hardware Engineering 工作模式 Hybrid 經驗級別 Experienced 工时类型 全職
申請

Job Description


Intel is seeking an experienced DFT Engineer to join our team, focusing on the development and integration of Design for Test (DFT) features. This role involves and not limited to:

  • Logic Design and RTL Coding: Develop logic design, register transfer level (RTL) coding, and simulation.
  • DFT Timing Closure and Test Content: Provide DFT timing closure support and generate test content for SCAN, MBIST, and BSCAN.
  • Architecture and Microarchitecture Collaboration: Collaborate in defining architecture and microarchitecture features for blocks, subsystems, and SoCs under DFT design.
  • HVM Content Development: Create high-volume manufacturing (HVM) content for rapid bring-up and production on automatic test equipment (ATE).
  • RTL and Structural Code Integration: Apply strategies, tools, and methods to write and generate RTL and structural code for DFT integration.
  • Optimization: Optimize logic to meet power, performance, area, timing, test coverage, DPM, and test time/vector memory reduction goals, ensuring design integrity for physical implementation.
  • Verification: Review verification plans and drive the verification of DFT designs to meet architecture and microarchitecture specifications. Resolve failing RTL tests to ensure feature correctness.
  • Integration and Support: Integrate DFT blocks into functional IP and SoC, supporting SoC customers for high-quality integration.
  • Post-Silicon Collaboration: Work with post-silicon and manufacturing teams to verify features on silicon, support debug requirements, and document learnings and improvements.
  • Test Coverage: Drive high test coverage through structural and specific IP tests to achieve quality and DPM objectives. Develop HVM content for rapid bring-up and production on ATE.

Qualifications


Minimum Qualifications:

  • BS in Electrical Engineering or computer science or related field with 10+ years of experience
  • 8+ years of experience in Physical/Structure design
  • 5+ years of experience with DFT insertion
  • 1+ years of experience with Synopsys or Cadence tools

Preferred Qualifications:

  • Expertise in Tessent DFT tool
  • Primetime expertise, especially in DFT constraints


Inside this Business Group


The Network & Edge Group brings together our network connectivity and edge into a business unit chartered to drive technology end to end product leadership. It's leadership Ethernet, Switch, IPU, Photonics, Network and Edge portfolio is comprised of leadership products critically important to our customers.


Posting Statement


All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits


We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.



Annual Salary Range for jobs which could be performed in the US $214,730.00-$303,140.00
*Salary range dependent on a number of factors including location and experience


Working Model


This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

Position of Trust
This role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.
申請
Maggie, Offensive Security Researcher

Maggie 前沿安全研究員

“我一直夢想改變世界。在英特爾,我能發揮長,並且更有自信。因此,我放眼完成壯舉。”

  • Silicon Firmware Development Engineer 格但斯克, 波蘭 瀏覽工作
  • Experienced Design Verification Engineer 耶路撒冷, 以色列 瀏覽工作
  • Electrical Validation Manager 凯撒利亚, 以色列 瀏覽工作
瀏覽所有工作

您還沒有最近瀏覽的工作。

瀏覽所有工作

您還沒有保存的工作。

瀏覽所有工作

加入人才社區

隨時留意英特爾的最新動態!註冊訂閱我們的最新消息和更新。

註冊