Senior Mixed-Signal Logic Design Engineer and Architect (m/w/d)
Job Description
Are you passionate about cutting-edge technology and innovation? Join our dynamic team as a Mixed-Signal and Digital Design Engineer, where you will play a pivotal role in developing high-performance IPs for next-generation products. This is an exciting opportunity to work on complex designs and collaborate with industry experts to push the boundaries of technology.
Why Join Us?
- Innovative Projects: Work on groundbreaking projects that shape the future of technology.
- Collaborative Environment: Join a team of talented professionals who are passionate about innovation and excellence.
- Career Growth: Opportunities for continuous learning and professional development.
- Impactful Work: Contribute to the development of high-performance IPs that power next-generation products
Key Responsibilities
- Logic Design and RTL Coding: Develop the logic design, register transfer level (RTL) coding, and simulation for mixed-signal and high-speed IPs.
- Architecture Definition: Participate in defining architecture and microarchitecture features of the blocks being designed.
- Mixed-Signal Design: Apply various strategies, tools, and methods for mixed-signal designs, including analog behavior modeling and circuit simulation.
- Verification and Validation: Review verification plans and implementations to ensure design features are verified correctly. Resolve and implement corrective measures for failing RTL tests.
- Customer Support: Support SoC customers to ensure high-quality integration of the IP block.
Qualifications
- Educational Background: Master’s or PhD degree in a relevant field with a minimum of 8 years of experience in mixed-signal and digital design.
- Technical Expertise:
- Proficiency in mixed-signal design validation, layout analysis, and deep sub-micron technology.
- Strong skills in writing and analyzing Verilog code.
- Experience in defining pin positions and writing constraints for timing clean layouts.
- Knowledge of DFT insertion steps and collaboration with DFT architects.
- Ability to generate timing libraries and structural models using SPEF extraction and SDF files.
- Understanding of clock domain crossings (Hyperscale and Spyglass).
- Proficiency in writing UPF files and using fusion compilers, with simulation experience in Synopsys VCS.
This position is subject to the collective agreement for workers and employees in the electrical and electronics industry, employment group I. https://www.feei.at/wp-content/uploads/2024/04/caeei-2024-04-30.pdf
Prior to entering an employment agreement, the employee will be asked to provide all documents and references to verify any service times of prior employment. Based on provided documents the appropriate number of service years will be credited as prior employment
Inside this Business Group
Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap.Posting Statement
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Benefits
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.Working Model
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
Maggie Offensive Security Researcher
Zawsze chciałam robić coś, co będzie zmieniać świat — w firmie Intel czuję się doceniona i nabrałam większej pewności siebie. Czuję, że jestem w stanie robić wspaniałe rzeczy.
Nie masz jeszcze zapisanych ofert pracy.
Zobacz wszystkie oferty pracyJoin Our Job Alerts
Let’s stay connected. Sign up to receive alerts when new opportunities become available that match your career ambitions.
Dołącz do naszej Społeczności Talentów
Bądź pierwszą osobą, która dowie się o tym, co dzieje się w Intelu! Zapisz się, by otrzymywać najnowsze wiadomości i aktualizacje.
-
Manufacturing at Intel
Our Manufacturing Technicians are critical to Intel and the future of technology. They are responsible for the setup, maintenance and performance of the complex machinery that build semiconductors—powering nearly everything in our daily lives. Whether you are right out of school, transitioning military, returning to the workforce or looking for a place that values your skills and expertise, we have a place for you at Intel.
-
Life at Intel
We can't wait for you to be part of our team.
-
Learn more About the Semiconductor Industry
Semiconductors—otherwise known as microchips, microprocessors, or chips—are the brains behind some of the most innovative technology today and power so many of the things we use in our daily lives. There’s a big demand for them—and for the talented people who help bring this critical technology to life.
-
Intel to Receive Up to $8.5 Billion Through the CHIPS Act
Proposed funding, coupled with an investment tax credit and eligibility for CHIPS Act loans, would help Intel advance American semiconductor manufacturing and technology leadership in the AI era.
-
Intel Opens Fab 9 in New Mexico
Intel celebrated the opening of Fab 9, its cutting-edge factory in Rio Rancho, New Mexico. The milestone is part of Intel's previously announced $3.5 billion investment to equip its New Mexico operations for the manufacturing of advanced semiconductor packaging technologies.
-
The World’s First Systems Foundry
Intel launched Intel Foundry on February 21, 2024, as a more sustainable systems foundry business designed for the AI era. An expanded process roadmap was announced to establish leadership into the latter part of this decade.