Skip to main content

Senior Mixed-Signal Logic Design Engineer and Architect (m/w/d)

Villach, Kärnten, Austria ID Pekerjaan JR0272036 Kategori Kerja Silicon Hardware Engineering Mod Kerja Hybrid Tahap Pengalaman Experienced Jenis Waktu Bekerja Sepenuh Masa
Mohon

Job Description

Are you passionate about cutting-edge technology and innovation? Join our dynamic team as a Mixed-Signal and Digital Design Engineer, where you will play a pivotal role in developing high-performance IPs for next-generation products. This is an exciting opportunity to work on complex designs and collaborate with industry experts to push the boundaries of technology.

Why Join Us?

  • Innovative Projects: Work on groundbreaking projects that shape the future of technology.
  • Collaborative Environment: Join a team of talented professionals who are passionate about innovation and excellence.
  • Career Growth: Opportunities for continuous learning and professional development.
  • Impactful Work: Contribute to the development of high-performance IPs that power next-generation products

Key Responsibilities

  • Logic Design and RTL Coding: Develop the logic design, register transfer level (RTL) coding, and simulation for mixed-signal and high-speed IPs.
  • Architecture Definition: Participate in defining architecture and microarchitecture features of the blocks being designed.
  • Mixed-Signal Design: Apply various strategies, tools, and methods for mixed-signal designs, including analog behavior modeling and circuit simulation.
  • Verification and Validation: Review verification plans and implementations to ensure design features are verified correctly. Resolve and implement corrective measures for failing RTL tests.
  • Customer Support: Support SoC customers to ensure high-quality integration of the IP block.

    Qualifications

    • Educational Background: Master’s or PhD degree in a relevant field with a minimum of 8 years of experience in mixed-signal and digital design.
    • Technical Expertise:
      • Proficiency in mixed-signal design validation, layout analysis, and deep sub-micron technology.
      • Strong skills in writing and analyzing Verilog code.
      • Experience in defining pin positions and writing constraints for timing clean layouts.
      • Knowledge of DFT insertion steps and collaboration with DFT architects.
      • Ability to generate timing libraries and structural models using SPEF extraction and SDF files.
      • Understanding of clock domain crossings (Hyperscale and Spyglass).
      • Proficiency in writing UPF files and using fusion compilers, with simulation experience in Synopsys VCS.

    This position is subject to the collective agreement for workers and employees in the electrical and electronics industry, employment group I. https://www.feei.at/wp-content/uploads/2024/04/caeei-2024-04-30.pdf

    Prior to entering an employment agreement, the employee will be asked to provide all documents and references to verify any service times of prior employment. Based on provided documents the appropriate number of service years will be credited as prior employment

    Inside this Business Group

    Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap.

    Posting Statement

    All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

    Benefits

    We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.

    Working Model

    This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
    Mohon
    Maggie, Offensive Security Researcher

    Maggie Offensive Security Researcher

    Saya sentiasa mahu melakukan sesuatu yang mengubah dunia — di Intel, saya rasa dihargai, dan saya semakin yakin pada diri saya sendiri. Ia membuatkan saya berasa seperti saya mampu melakukan perkara yang hebat.
    • Talent Development for Semiconductors (Hardware Validation)Guadalajara, Mexico Mohon sekarang
    • AI SOC Memory Architect- Principal EngineerBerbilang Lokasi Mohon sekarang
    • SOC Pre-Si Verification EngineerBerbilang Lokasi Mohon sekarang
    Lihat Semua Pekerjaan

    Anda belum mempunyai Pekerjaan Yang Dilihat Baru-baru Ini.

    Lihat Semua Pekerjaan

    Anda belum mempunyai Kerja Disimpan lagi.

    Lihat Semua Pekerjaan

    Join Our Job Alerts

    Let’s stay connected. Sign up to receive alerts when new opportunities become available that match your career ambitions.

    Join Our Job Alerts

    Let’s stay connected. Sign up to receive alerts when new opportunities become available that match your career ambitions.

    Interested InSelect options from the fields below and click “Add” to customize what jobs you would like to be notified about.

    • Silicon Hardware Engineering, Villach, Kärnten, AustriaRemove

    By submitting my information, I acknowledge that I have read and agree to Intel’s Privacy Policy and Terms of Use. I understand that the information I provide will be collected and stored by Intel and may be used to contact me and/or for sending me additional information. Such information may also be transferred to Intel companies in other countries. By joining Intel Job Alerts I also understand that I have not officially applied to any position at the organization or its affiliates.

    Sertai komuniti bakat kami

    Jadilah orang pertama untuk mendapatkan berita perkembangan terkini di Intel! Daftar untuk menerima berita terkini.

    Daftar