SoC Design Engineer DFT
The Design-for-Test (DFT) Implementation Engineer is a challenging and cutting-edge position working as part of a team to implement Design-for-Test capabilities on state-of-the-art silicon designs.
You will be working with both external tier-1 customers and internal product design teams during their ASIC design cycle as they develop System-on-a-Chip (SoC) solutions utilizing CMOS cell-based ASIC technologies, along with integrated high-performance SerDes functions, embedded microprocessors, and high speed memory interface IP.
You will be responsible for the development of the SoC Test Implementation plan describing the strategies to address the DFT requirements for the design, planning of the hierarchical test architecture, insertion of DFT structures, generation, simulation, and validation of test patterns for both DFT logic verification and for HVM ATE testing of the design, supporting the Static Timing Analysis (STA) team for the timing closure for the DFT modes of the design, and for supporting the Test Engineering team during silicon bring-up and New Product Introduction (NPI).
You will also work closely with internal Test Methodology team and IP development teams.Qualifications
You must possess the below minimum qualifications to be initially considered for this position Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
The candidate must have a Bachelors in Electrical/Computer Engineering and 6+ years of experience OR MS in Electrical/Computer Engineering or related field with 4+ years of experience.
4+ years of experience in one or more of the below:
SoC Design-For-Test (DFT) principles including SCAN for logic testing, BIST and repair for memory test, JTAG Boundary SCAN.
DFT architecture development and planning for an SoC.
Test insertion, test pattern generation, simulation, and validation.
Industry-standard DFT tools such as Mentor Graphics Tessent, Synopsys DFT Compiler, DFTMax, TetraMax.
Static Timing Analysis, Synopsys PrimeTime, constraints and timing path debug.
Scripting Languages, e.g., PERL, TCL/Tk, Python.
Knowledge of manufacturing tester capabilities, Automatic Test Equipment (ATE), and test program experience.
Knowledge of DFT integration of IP (e.g. DDR, SerDes, PLL's) into an SoC.
No jobs have been viewed recently.View All Jobs
No jobs have been saved.View All Jobs