Senior IP Security Logic Design Engineer - Returnship
Intel is a company of bold and curious inventors and problem solvers who create some of the most astounding technology advancements and experiences in the world. With a legacy of relentless innovation and a commitment to bring smart, connected devices to every person on Earth, our diverse and brilliant teams are continually searching for tomorrow's technology and revel in the challenge that changing the world for the better brings.
Responsibilities may be quite diverse and are technical in nature. U. S. experience and education requirements will vary significantly depending on the unique needs of the job.
The Security Engineering and Architecture (SAE) team is looking for current and future digital logic design technical leaders and experts with experience in and/or exposure to pre/post-silicon validation + knowledge of scalable IP design.
This role will be responsible for design of new IP roadmap features and develop secure design practices as part of Foundational Security Team's (FST) HW IP developing HW security for - several groups market segments across Intel.
As a senior member of the team, you are responsible for:
Driving a scalable IP development while also making the Design Integration and SOC delivery a fully automated solution. Implementing the clocking / reset strategies, and building sub-systems using various strategy/tools/methods.
Check the design for Lint, synthesizability, DFX, Analyze Clock crossing, Power, Performance implications for FST HW security IP.
Work closely w/ the Architect/Uarchitecture and Validation teams in determining the proper implementation strategy for new design, define and provide feedback on specifications.
Develop White Box Coverage plans, understand high level IP end-to-end flows.
Review design codes for efficiency/coverage and drive any paradigm shifts needed in correct-by-construction design implementation.
Engage with early prototyping (w/ FPGA, Emulation teams).Actively engaged in risk analysis and validation recommendation for product Tapeouts etc.
Mentoring junior members of the team and improving the overall technical bench strength of the organization.
Excellent communication and organization skills are critical, along with teamwork, and must demonstrate strong technical leadership skills.
Passion for design/ tools and methodology and strong influencing skills.
Must have orientation for Quality and Commit and Deliver and Drive Innovation/efficiencies.
Have strategic thinking skills to come up w/ paradigm shift solutions to critical design/validation challenges.
You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Candidates must have taken a career break for 2 or more years.
Bachelor's Degree in Electrical Engineering or Computer Engineering or similar degree and at least 5 years' experience; or master's degree in Electrical Engineering or Computer Engineering or similar degree and at least 3 years' experience in the following:
Relevant logic design position and must have gone through multiple project cycles to gather in-depth experience.
Digital logic design with various tools and methodologies including: System Verilog, Perl, VCS/Synopsys simulators, Lint, Synthesis, Clock Domain Crossing tools, DFX Scan and Power.
Sub-system/ IP design and or verification.
Knowledge of critical PC IO subsystems (e.g PCIe) and security algorithms (Crypto Engines) are highly recommended.
Knowledge of IO Controllers and Design and experience with standard buses / bridges such as AHB / OCP / AXI are preferred.
Knowledge of Low power / High Performance Designs and Practices are preferred.