Skip to main content

Design Verification Engineer

Santa Clara, California, United States Job ID JR0273173 Job Category Silicon Hardware Engineering Work Mode Hybrid Experience Level Experienced Full/Part Time Full Time
Apply

Job Description

Come join us as a Design Verification Engineer and together let's grow and develop the next leading technology. If you are passionate about pushing the boundaries of technology, we want you on our team.

Key Responsibilities:

  • Performs functional logic verification of an integrated SubSystem to ensure design will meet specifications.
  • Defines and develops scalable and reusable block, subsystem verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications.
  • Executes verification plans and defines and runs system simulation models to verify the design, analyze power and performance, and uncover bugs.
  • Replicates, root causes, and debugs issues in the presilicon environment.
  • Finds and implements corrective measures to resolve failing tests.
  • Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features.
  • Documents test plans and drives technical reviews of plans and proofs with design and architecture teams.
  • Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage.
  • Maintains and improves existing functional verification infrastructure and methodology.
  • Absorbs learning from postsilicon on the quality of validation done during presilicon development, updates test plan for missing coverages and proliferates to future products.
  • Candidate should be self-driven and handle the block verification independently working with cross functional teams such as design/emulation/software teams.

Qualifications

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.Minimum Qualifications:

  • Bachelors or MS in Electrical engineering or Computer science .
  • Experience of 6+ years in Design Verification at IP, SubSystem or SOC level.
  • Minimum 2+ years of experience in System Verilog and UVM methodology

Preferred Qualifications:

  • Candidates with experience in Networking-IP (TCP-IP/ROCE/RDMA) will be added advantage

Inside this Business Group

The Network & Edge Group brings together our network connectivity and edge into a business unit chartered to drive technology end to end product leadership. It's leadership Ethernet, Switch, IPU, Photonics, Network and Edge portfolio is comprised of leadership products critically important to our customers.

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.Annual Salary Range for jobs which could be performed in the US $139,710.00-$197,230.00*Salary range dependent on a number of factors including location and experience

Working Model

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
Apply
Maggie, Offensive Security Researcher

Maggie Offensive Security Researcher

“I’ve always wanted to do something that changes the world — at Intel, I feel appreciated, and I’ve gained more confidence in myself. It makes me feel like I’m capable of doing great things.”

  • Human Resources Management Systems Analyst San José, Costa Rica View job
  • Cloud Software Engineer Multiple Locations View job
  • CES Capital Coordinator San José, Costa Rica View job
View all jobs

You don't have Recently Viewed Jobs yet.

View all jobs

You don't have Saved Jobs yet.

View all jobs

Join Our Job Alerts

Let’s stay connected. Sign up to receive alerts when new opportunities become available that match your career ambitions.

Join Our Job Alerts

Let’s stay connected. Sign up to receive alerts when new opportunities become available that match your career ambitions.

Interested InSelect options from the fields below and click “Add” to customize what jobs you would like to be notified about.

  • Silicon Hardware Engineering, Santa Clara, California, United StatesRemove

By submitting my information, I acknowledge that I have read and agree to Intel’s Privacy Policy and Terms of Use. I understand that the information I provide will be collected and stored by Intel and may be used to contact me and/or for sending me additional information. Such information may also be transferred to Intel companies in other countries. By joining Intel Job Alerts I also understand that I have not officially applied to any position at the organization or its affiliates.

Join Our Talent Community

Be the first to hear about what's happening at Intel! Sign up to receive the latest news and updates.

Sign up