Skip to main content

IP Logic Design Engineer

San José, Provincia de San José, Costa Rica Anzeigen-ID JR0272888 Stellenkategorie Silicon Hardware Engineering Arbeitsmodus Hybrid Erfahrungsstufe Entry Level Arbeitszeitmodell Vollzeit
Bewerben

Job Description

The Foundational Security team (FST) is looking for digital logic designers keen to work on a scalable IP design. Candidate will be responsible for design and validation of new IP roadmap features as part of FST's HW IP developing HW security for various market segments across Intel.

As a member of the team, the candidate would be responsible for driving scalable IP development while also making the Design Integration and SOC delivery a fully automated solution. Candidate will be part of an IP team working closely with other verification engineers, RTL design engineers, micro-architects, and other team members in determining the proper implementation strategy for new design, ensure quality of design, and develop test-plans, verification environment, and drive delivery to SoC. They will have an opportunity to learn and contribute towards making Intel Hardware more secure

The responsibilities for this position will include but not limited to:

- Develops the logic design, register transfer level (RTL) coding, and simulation for an IP required to generate cell libraries, functional units, IP blocks, and subsystems for integration in full chip designs.

- Participates in the definition of architecture and microarchitecture features of the block being designed.

- Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation.

- Reviews the verification plan and implementation to ensure design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.

- Supports SoC customers to ensure high-quality integration and verification of the IP block.

- Drives quality assurance compliance for smooth IPSoC handoff.

Excellent communication and organization skills are critical, along with teamwork, and must demonstrate strong technical skills, along with having passion for design or validation.

Must have strong orientation for Quality and Commit and Deliver and Drive Innovation/efficiencies and have strong strategic thinking to come up w/ paradigm shift solutions to critical design/validation challenges.Behavioral traits:Strong analysis, debugging skills, and creative in problem solving.

Behavioral traits:

Strong analysis, debugging skills, and creative in problem solving.

Qualifications

You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Experience listed below would be obtained through a combination of your school work/classes/research and/or relevant previous job and/or internship experiences.  

Minimum Qualifications:

- Bachelor's degree or advanced student in Electrical Engineering, Computer Engineering, Computer Science, or equivalent.

- 0-2 years of relevant logic design/pre-silicon verification experience with multiple project cycles.

- Advanced English level

- Costa Rican unrestricted work permit.

- 0-2 years of logic design/pre-silicon verification experience with various tools and methodologies including but not limited to:

  • System Verilog

  • Scripting (Python/Perl/Shell)

  • RTL simulators

  • Interactive debugger

  • RTL model build

  • Work experience with system Verilog or OVM or UVM or Object-Oriented Programming (OOP)

  • VLSI or Structural and Physical design flow/methodology experience.

  • Power management, IOSF, AHB, PCI express or any industry standard BUS protocol experience a plus..

Preferred Qualifications:

- Master degree in Electrical Engineering, Computer Engineering, Computer Science, or equivalent.

- 3 years of experienced in:

- Testbench development.

- Work experience with system Verilog or OVM or UVM or Object-Oriented Programming (OOP)Formal Equivalence.

- TestingRTL model buildPower-aware simulationCoverage-based random constraint simulation

- Capable in developing testplans, tests and verification environment based on High Level Architecture specifications.

- Power management, IOSF, AHB, PCI express or any industry standard BUS protocol experience a plusOVM / UVMScripting (Python/Perl/Shell)

- Interactive debugger

Inside this Business Group

In the Design Engineering Group (DEG), we take pride in developing the best-in-class SOCs, Cores, and IPs that power Intel’s products. From development, to integration, validation, and manufacturing readiness, our mission is to deliver leadership products through the pursuit of Moore’s Law and groundbreaking innovations.  DEG is Intel’s engineering group, supplying silicon to business units as well as other engineering teams.  As a critical provider of all Intel products, DEG leadership has a responsibility to ensure the delivery of these products in a cost efficient and effective manner.

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.

Working Model

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
Bewerben
Maggie, Offensive Security Researcher

Maggie Offensive Security Researcher

Ich wollte schon immer etwas tun, das die Welt verändert – bei Intel fühle ich mich geschätzt und ich habe mehr Selbstvertrauen gewonnen. Die Arbeit gibt mir das Gefühl, dass ich in der Lage bin, Großes zu leisten.
Alle Stellenangebote Ansehen

Sie haben noch keine kürzlich angesehenen Jobs.

Alle Stellenangebote Ansehen

Sie haben noch keine gespeicherten Jobs.

Alle Stellenangebote Ansehen

Join Our Job Alerts

Let’s stay connected. Sign up to receive alerts when new opportunities become available that match your career ambitions.

Join Our Job Alerts

Let’s stay connected. Sign up to receive alerts when new opportunities become available that match your career ambitions.

Interested InSelect options from the fields below and click “Add” to customize what jobs you would like to be notified about.

  • Silicon Hardware Engineering, San José, Provincia de San José, Costa RicaRemove

By submitting my information, I acknowledge that I have read and agree to Intel’s Privacy Policy and Terms of Use. I understand that the information I provide will be collected and stored by Intel and may be used to contact me and/or for sending me additional information. Such information may also be transferred to Intel companies in other countries. By joining Intel Job Alerts I also understand that I have not officially applied to any position at the organization or its affiliates.

Werden Sie Mitglied unserer Talent Community

Erfahren Sie immer direkt, was bei Intel passiert! Melden Sie sich an, um die neuesten Nachrichten und Updates zu erhalten.

Anmelden