Skip to main content
Search jobs

Layout Design Technical Manager

Penang, Malaysia Job ID JR0262673 Job Category Silicon Hardware Engineering Work Mode Hybrid Experience Level Experienced
Apply

Job Description


Directs and guides the activities of mask designers and/or layout engineers and their functions, activities, and responsibilities. Oversees designing, developing, modifying, analyzing, and verifying chip level layouts and floorplans. Provides guidance for analog design, digital design, memory design, and standard cell layout methodologies, compilers, tools, and flows. Responsible for enabling teams to execute through clear goal setting, facilitating work, maintaining accountability, applying differentiated performance management, and driving team results. Drives results by inspiring people, role modeling Intel values, developing the capabilities of others, and ensuring a productive work environment. This technical managerial role requires the individual with Layout design and LV flows, scripting expertise is a plus, and a strong passion to mentor and develop the team to deliver world class result. In this managerial role, responsibilities include although not limited to: Manage a team of engineers responsible for above mentioned tasks. Plan, allocate resources, assign tasks and direct activities of the team to meet aggressive schedules and achieve milestone criteria. Identify and analyze progress gating issues and implement plans, tasks, and solutions to quickly resolve. Propose creative, innovative methodology and process initiatives to consistently improve efficiency and quality of deliverables. Provide coaching, guidance and feedback to direct reports on career development, performance, and productivity issues. Build a strong and technically vital organization. Cultivate and reinforce appropriate group values, norms and behaviors. #designenablement

Qualifications


You must possess the below requirements to be initially considered for this position. Preferred qualifications are in addition to the requirements and are considered a plus factor in identifying top candidates. Minimum Qualifications: Bachelor degree (Master degree preferred) in Electrical Engineering, Computer Engineering or a related discipline with 2+ years experience OR PhD in Electrical Engineering, Computer Engineering or a related discipline. Experience in the following: Memory layout design and verification Preferred Qualifications: custom memory (SRAM, Register File, ROM) layout Memory Layout Floorplan and verification Layout Automation Inside this Business Group As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore's Law to bring smart, connected devices to every person on Earth. #designenablement

Inside this Business Group


As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support.  Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.


Posting Statement


All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits


We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.


Working Model


This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.
Apply
Maggie, Offensive Security Researcher

Maggie Offensive Security Researcher

“I’ve always wanted to do something that changes the world — at Intel, I feel appreciated, and I’ve gained more confidence in myself. It makes me feel like I’m capable of doing great things.”

  • LTD Module Engineer (Masters) – Oregon Hillsboro, Oregon View job
  • Haifa Lab technician - Student Haifa, Israel View job
  • Mask Manufacturing Technician (Night Shift) Hillsboro, Oregon View job
View all jobs

You don't have Recently Viewed Jobs yet.

View all jobs

You don't have Saved Jobs yet.

View all jobs

Join Our Talent Community

Be the first to hear about what's happening at Intel! Sign up to receive the latest news and updates.

Sign up